Data sheet acquired from Harris Semiconductor SCHS057A – Revised March 2002 ## CD4073B, CD4081B, CD4082B Types ### **CMOS AND Gates** High-Voltage Types (20-Volt Rating) CD4073B Triple 3-Input AND Gate CD4081B Quad 2-Input AND Gate CD4082B Dual 4-Input AND Gate CD4073B, CD4081B and CD4082B AND gates provide the system designer with direct implementation of the AND function and supplement the existing family of CMOS gates. The CD4073B, CD4081B and CD4082B types are supplied in 14-lead dual-in-line ceramic packages (D and F suffixes), 14-lead dual-in-line plastic packages (E suffix), 14-lead small-outline package (NSR suffix), and in chip form (H suffix). #### Features: - Medium-Speed Operation -- tp<sub>LH</sub>, tp<sub>HL</sub> = 60 ns (typ.) at V<sub>DD</sub> = 10 V - 100% tested for quiescent current at 20 V - Maximum input current of 1 μA at 18 V over full package-temperature range; 100 nA at 18 V and 25°C - Noise margin (full package-temperature range) = 1 V at $V_{DD}$ = 5 V 2 V at V<sub>DD</sub> = 10 V 2.5 V at VDD = 15 V - Standardized, symmetrical output characteristics - 5-V, 10-V, and 15-V parametric ratings - Meets all requirements of JEDEC Tentative Standard No. 13B, "Standard Specifications for Discription of 'B' Series CMOS Devices" ### MAXIMUM RATINGS, Absolute-Maximum Values: | DC SUPPLY-VOLTAGE RANGE, (VDD) | |----------------------------------------------------------------------------------| | Voltages referenced to V <sub>SS</sub> Terminal}0.5V to +20V | | INPUT VOLTAGE RANGE, ALL INPUTS0.5V to VDD +0.5V | | DC INPUT CURRENT, ANY ONE INPUT | | POWER DISSIPATION PER PACKAGE (PD): | | For TA = -55°C to +100°C 500mW | | For T <sub>A</sub> = +100°C to +125°C | | DEVICE DISSIPATION PER OUTPUT TRANSISTOR | | FOR TA = FULL PACKAGE-TEMPERATURE RANGE (All Package Types) | | OPERATING-TEMPERATURE RANGE (TA) | | STORAGE TEMPERATURE RANGE (Tsta) -65°C to +150°C | | LEAD TEMPERATURE (DURING SOLDERING): | | At distance 1/16 $\pm$ 1/32 inch (1.59 $\pm$ 0.79mm) from case for 10s max+265°C | ### RECOMMENDED OPERATING CONDITIONS For maximum reliability, nominal operating conditions should be selected so that operation is always within the following ranges: | CUADACTERISTIC | LIN | 440470 | | |----------------------------------------------------------------------------|------|--------|-------| | CHARACTERISTIC | MIN. | MAX. | UNITS | | Supply-Voltage Range (For T <sub>A</sub> = Full Package Temperature Range) | 3 | 18 | V | # DYNAMIC ELECTRICAL CHARACTERISTICS at TA=25°C, Input t<sub>r</sub>,t<sub>f</sub>=20 ns, and CL=50 pF, R<sub>L</sub>=200 k $\Omega$ | CHARACTE <b>RÍSTIC</b> | TEST COND | ITIONS | ALL 1 | UNITS | | |------------------------------------------------------|-----------|--------------------------|-----------------|------------------|-------| | | | V <sub>DD</sub><br>Volts | TYP. | MAX. | ONITS | | Propagation Delay Time, | | 5<br>10<br>15 | 125<br>60<br>45 | 250<br>120<br>90 | ns | | Transition Time, <sup>t</sup> THL <sup>, t</sup> TLH | | 10<br>15 | 100<br>50<br>40 | 200<br>100<br>80 | ns | | Input Capacitance, C <sub>IN</sub> | Any Input | _ | 5 | 7.5 | pF | ### CD4073B, CD4081B, CD4082B Types ### STATIC ELECTRICAL CHARACTERISTICS | CHARACTER-<br>ISTIC | CONDITIONS | | | LIMITS AT INDICATED TEMPERATURES (°C) | | | | | | | | |--------------------------------------------|-------------------|------|------|---------------------------------------|-------|-------|-------|-------|-------------------|----------|--------------| | | Vo | VIN | VDD | | | | | +25 | | | UNITS | | | (v) | (V) | (V) | -56 | -40 | +85 | +125 | Min. | Тур. | Max. | 1 | | Quiescent Device<br>Current,<br>IDD Max. | 1 <del></del> 111 | 0,5 | 5 | 0.25 | 0.25 | 7.5 | 7.5 | _ | 0.01 | 0.25 | | | | +, | 0,10 | 10 | 0.5 | 0.5 | 15 | 15 | _ | 0.01 | 0.5 | 1 | | | - | 0,15 | 15 | 1. | 1 | 30 | 30 | - | 0,01 | 1 | . µА | | | | 0,20 | 20 | 5 | 5 | 150 | 150 | _ | 0.02 | 5 | , | | Output Low<br>(Sink) Current<br>IOL Min. | 0.4 | 0,5 | 5 | 0.64 | 0.61 | 0.42 | 0.36 | 0.51 | 1 | - | | | | 0.5 | 0,10 | 10 | 1.6 | 1.5 | 1.1 | 0.9 | 1.3 | 2.6 | _ | l' | | | 1.5 | 0,15 | 15 | 4.2 | 4 | 2.8 | 2.4 | 34 | 6.8 | _ | 1 | | Output High | 4.6 | 0,5 | 5 | -0.64 | -0.61 | -0.42 | -0.36 | -0.51 | -1 | - | mΑ | | (Source)<br>Current,<br>IOH Min. | 2.5 | 0,5 | - 5 | 2 | -1.8 | -1.3 | -1.15 | -1.6 | -3.2 | _ | 1 | | | 9.5 | 0,10 | 10 | 1.6 | -1.5 | -1.1 | -0.9 | -1.3 | -2.6 | - | 1 ' | | | 13.5 | 0,15 | -15 | -4.2 | -4 | -2.8 | -2.4 | -3.4 | <del>-</del> 6.8 | _ | 1 | | Output Voltage: | -, | 0,5 | 5 | | 0 | .05 | | - | 0 | 0.05 | | | Low-Level, | | 0,10 | 10 ≡ | 0.05 | | | | 0 | 0.05 | 1 | | | VOL Max | <b></b> | 0,15 | 15 | 0.05 | | | - | 0 | 0.05 | v | | | Output Voltäge:<br>High-Level,<br>VOH Min. | | 0,5 | 5 | | 4 | .95 | | 4.95 | 5 | <u> </u> | } • <b>v</b> | | | | 0,10 | 10 | | 9 | .95 | | 9.95 | 10 | - | | | | <b>*</b> ' | 0,15 | 15 | 14.95 | | | 14.95 | 15 | - | | | | Input Low<br>Voltage,<br>VIE Max. | 0.5 | _ | 5 | · | 1 | 1.5 | | | _ | 1.5 | | | | 1 | . – | 10 | | | 3 | | _ | _ | 3 | 1 | | | 1.5 | - | 15 | | | 4 | | _ | _ | 4 | | | Input High<br>Voltage,<br>VIH Min. | 0.5,4.5 | + | 5 | 3.5 | | | 3.5 | _ | - I | ٧ | | | | 1,9 | _ | 10 | 7 | | | 7 | | _ | | | | | 1.5,13.5 | - | 15 | 11 11 - | | | _ | · . [ | | | | | Input Current<br>ItN Max. | | 0,18 | . 18 | ±0.1 | ±0.1 | ±1 | ±1 | _ | ±10 <sup>-5</sup> | ±0.1 | μΑ | Fig. 1 - Schematic diagram for CD4081B (1 of 4 identical gates). Fig. 2 - Logic diagram for CD4081B (1 of 4 identical gates). Fig. 3- Typical voltage transfer characteristics. Fig. 4 — Typical propagation delay time as a function of load capacitance. Fig. 5 — Typical output low (sink) current characteristics. Fig. 6 — Minimum output low (sink) current characteristics. ## CD4073B, CD4081B, CD4082B Types Fig. 7 - Schematic diagram for CD4082B (1 of 2 identical gates). Fig. 9 - Logic diagram for CD4082B (1 of 2 identical gates). Fig. 11 — Schematic diagram for CD4073B (1 of 3 identical gates). Fig. 13 — Logic diagram for CD4073B (1 of 3 identical gates). Fig. 8 - Typical output high (source) current characteristics. Fig. 10 — Minimum output high (source) current characteristics. Fig. 12 — Typical transition time as a function of load capacitance Fig. 14 — Typical dynamic power dissipation per gate as a function of frequency. Fig. 15 - Quiescent device current test circuit. Fig. 16 - Input current test circuit. Fig. 17 - Input-voltage test circuit. ### TERMINAL ASSIGNMENTS ### CD4081B CD4082B CD4073B ### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third—party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2002, Texas Instruments Incorporated